# RPM Debug Overview

# **Q**IIALCOMM<sup>®</sup>

Qualcomm Technologies, Inc.

80-NA157-9 E

Confidential and Proprietary – Qualcomm Technologies, Inc.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm Technologies, Inc. or its affiliated companies without the express approval of Qualcomm Configuration Management.



#### Confidential and Proprietary – Qualcomm Technologies, Inc.



NO PUBLIC DISCLOSURE PERMITTED: Please report postings of this document on public servers or websites to: DocCtrlAgent@qualcomm.com.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc.

Qualcomm is a trademark of Qualcomm Incorporated, registered in the United States and other countries. All Qualcomm Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

> Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 Ŭ.S.A.

© 2012-2013, 2015 Qualcomm Technologies, Inc. and/or its affiliated companies. All rights reserved.

# **Revision History**

| Revision | Date        | Description                                                                                                         |  |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------|--|
| А        | Jul 2012    | Initial release                                                                                                     |  |
| В        | Sep 2012    | Updated title to include MDM9x25, Execution Environment and RPM Memory Map slides; added [Q3] and [Q4]              |  |
| С        | Feb 2013    | Added MSM8x26 to RPM Core and RPM Memory Map slides                                                                 |  |
| D        | May 2013    | Updated to include MSM8x10, MPQ8092, and additional debug information                                               |  |
| E        | August 2015 | Added APQ8074, APQ8084, MSM8x28, MSM8x12, MDM9x35, MSM8916, MSM8994, and railway section, and updated debug section |  |

#### **Contents**

- Overview
- Scheduling
- Railway Driver
- RPM Inter-Subsystem Messaging
- System Sleep
- RBCPR
- Debug
- References
- References
- Questions?





### **Overview**



#### RPM Core

- Resource Power Manager (RPM)
  - Manages shared resources for the MSM
  - Manages chip Low Power modes
  - RPM.BF is the second generation RPM used by chipsets, including:
    - MSM8974 family MSM8974, MSM8x26, MSM8x28, MSM8x10, MSM8x12, APQ8074, APQ8084, MSM8992, MSM8994, MDM9x25, MDM9x35, etc.
    - MSM8916 family MSM8916, MSM8939, MSM8909, MSM8952, MSM8976, MDM9x45, MDM9x55, etc.
    - MSM8996 family MSM8996, MSM8998, etc.
  - Uses an ARM<sup>®</sup> Cortex M3 processor; compared to ARM7 TDMI processor in RPM.AF:
    - Higher MIPS and low power
    - Harvard architecture with simultaneous instruction fetch with data load/store
    - Low interrupt latency
    - Thumb2, hardware multiply and divide

### **RPM Example Block Diagram**



Note: No RPM BOOTROM in MSM8916 family and MSM8996 family, since it does not boot from the RPM core

## **High-Level Software Component Block Diagram – RPM**



## **High-Level Software View**

- RPM server Intelligence in RPM
- Scheduler algorithms, estimation, prioritization, chip sleep programming
- Individual drivers for low-level hardware interaction



#### **Power Features**

- PMIC regulator management
  - All shared rails on the chip
- Clock management
  - All shared clocks/PLLs on the chip
- Bus fabric management
  - Bandwidth requests and interconnect paths
- Chip Sleep modes
  - Traditionally separate modes for XO shutdown, VDD minimization, and mock VDD minimization
  - Unified handling from MSM8994 onward; XO is gated in all modes
    - VDD minimization CX and MX taken down to retention level
    - VDD low CX and MX taken down to the lowest possible active level, based on votes
    - Mock VDD minimization CX and MX remain at the existing level

#### **Power Features (cont.)**

#### CPR

- Open and closed-loop Core Power Reduction (CPR)
- CX, MX, EBI rails
- SSC\_CX and SSC\_MX open-loop support for SSC subsystem on MSM8996
- Scheduler
  - Schedules prioritized workload to ensure deadlines are met
  - Appropriate backoffs are applied
  - Scheduled and immediate tasks
  - Additional support of periodic task is implemented on MSM8996 for DDR temperature polling
- Set management
  - Active, Sleep, and Next Active sets
  - Opportunistic short circuit paths

#### **System Features**

- DDR controller software
  - Programming, periodic tasks, e.g., Z/Q cal, rail voting, software triggered self refresh
- ACC settings
  - Set timing for on-chip memories, i.e., code RAM, data RAM, IMEM, etc.
- Rail dependency management
  - CX, MX, EBI
  - Interaction with CPR, limits-related management, MX >= CX, MX - CX <= 300 uV, etc.</li>
  - MSM8996 onward, constraint that MX >= CX does not exist
- Hardware workarounds
  - Place for hardware workarounds
  - Clocks, PMIC, voltage droops, etc.

# **System Features (cont.)**

- Interrupts
  - NVIC programming, handling ISRs, priorities, etc.
- Timers
  - **RPM Qtimer**
- RPM watchdog



Confidential and Proprietary - Qualcomm Technologies, Inc.

## **Debug Features**

- Event/log captures
  - Dedicated data structures
- NPA and Ulogs
  - State of resources, software execution history
- QDSS
  - Masking/unmasking events

#### **Message RAM Partition**

Memory partitioned and protected for each processor/execution environment



# **RPM Memory Map – MSM8974 Family**

|                     | MSM8960  | MSM8974 family                                                      | MSM8992/MSM8994                                                     |
|---------------------|----------|---------------------------------------------------------------------|---------------------------------------------------------------------|
| RPM_CODE_START_ADDR | 0x20000  | <ul><li>RPM view – 0x100000</li><li>SYS view – 0xFC100000</li></ul> | <ul><li>RPM view – 0x100000</li><li>SYS view – 0xFC100000</li></ul> |
| RPM_CODE_SIZE       | 0x24000  | 0x20000                                                             | 0x28000                                                             |
| RPM_DATA_START_ADDR | NA       | <ul><li>RPM view – 0x190000</li><li>SYS view – 0xFC190000</li></ul> | <ul><li>RPM view – 0x190000</li><li>SYS view – 0xFC190000</li></ul> |
| RPM_DATA_SIZE       | NA       | 0x10000                                                             | 0x10000                                                             |
| RPM_MSG_RAM_ADDR    | 0x108000 | 0xFC428000                                                          | 0xFC428000                                                          |
| RPM_MSG_RAM_SIZE    | 0x6000   | 0x4000                                                              | 0x4000                                                              |
| RPM_SWVERSION_ADDR  | 0x108008 | STR at 0x190040                                                     | STR at 0x190040                                                     |

Confidential and Proprietary – Qualcomm Technologies, Inc.

# **RPM Memory Map – MSM8916 Family**

|                         | MSM8916 family<br>MSM8916/MSM8939/<br>MSM8909 | MSM8952/MSM8976                        | MDM9x45/MDM9x55         |
|-------------------------|-----------------------------------------------|----------------------------------------|-------------------------|
| RPM_CODE_START_<br>ADDR | RPM view – 0x0                                | RPM view – 0x0                         | ■ RPM view – 0x0        |
| ADDIX                   | SYS view – 0x200000                           | SYS view – 0x200000                    | SYS view – 0x200000     |
| RPM_CODE_SIZE           | 0x20000                                       | 0x24000                                | 0x24000                 |
| RPM_DATA_START_<br>ADDR | ■ RPM view – 0x90000                          | RPM view – 0x90000                     | ■ RPM view – 0x90000    |
| ADDR                    | SYS view – 0x290000                           | SYS view – 0x290000                    | SYS view – 0x290000     |
| RPM_DATA_SIZE           | 0x10000                                       | 0x10000                                | 0x10000                 |
| RPM MSG RAM ADDR        | ■ RPM view – 0x60060000                       | ■ RPM view – 0x60060000                | ■ RPM view – 0x60060000 |
|                         | SYS view – 0x60000                            | <ul> <li>SYS view – 0x60000</li> </ul> | SYS view – 0x60000      |
| RPM_MSG_RAM_SIZE        | 0x4000                                        | 0x5000                                 | 0x6000                  |
| RPM_SWVERSION_<br>ADDR  | STR at 0x90040                                | STR at 0x90040                         | STR at 0x90040          |

# **RPM Memory Map – MSM8996 Family**

|                     | MSM8996                                                            | MSM8998                                                             |
|---------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|
| RPM_CODE_START_ADDR | <ul><li>RPM view – 0x0</li><li>SYS view – 0x200000</li></ul>       | <ul><li>RPM view – 0x0</li><li>SYS view – 0x200000</li></ul>        |
| RPM_CODE_SIZE       | 0x28000                                                            | 0x28000                                                             |
| RPM_DATA_START_ADDR | <ul><li>RPM view – 0x90000</li><li>SYS view – 0x290000</li></ul>   | <ul><li>RPM view – 0x90000</li><li>SYS view – 0x290000</li></ul>    |
| RPM_DATA_SIZE       | 0x14000                                                            | 0x14000                                                             |
| RPM_MSG_RAM_ADDR    | <ul><li>RPM view – 0x60068000</li><li>SYS view – 0x68000</li></ul> | <ul><li>RPM view – 0x60778000</li><li>SYS view – 0x778000</li></ul> |
| RPM_MSG_RAM_SIZE    | 0x6000                                                             | 0x7000                                                              |
| RPM_SWVERSION_ADDR  | STR at 0x90040                                                     | STR at 0x90040                                                      |

Confidential and Proprietary – Qualcomm Technologies, Inc.



# **Scheduling**



#### **Scheduled Sleep Wakeup**

- RPM is single-thread time-based scheduler
- Current estimation algorithm
  - Determines which resources need to be updated
  - Looks up worst-case transition time for that resource based on historical data



### Scheduled Sleep Wakeup (cont.)



#### Schedule Collision - Two Scheduled



### Schedule Collision – Two Scheduled (cont.)

Conflict – Need to work on two things at once



### Schedule Collision – Two Scheduled (cont.)

- Resolution?
- Inspired by OS scheduling approaches known as "earliest deadline first"



# Schedule Collision - Two Scheduled (cont.)



## Schedule Collision - Two Scheduled (cont.)





# **Railway Driver**



#### **Railway Overview**

- RPM railway driver
  - Manages shared railways VDDCX and VDDMX; VDDGFX and VDDEABI if they exist
  - Aggregates rail voltage votes
  - Notifies registered clients when a rail changes voltage
  - Notifies the sleep module if vdd\_min is prohibited at the time
  - Makes voltage and sw\_mode requests to PMIC driver

## **Railway Component Interface and Dependency**



#### **Tune Railway Voltage**

#### Code changes

```
rpm proc\core\power\railway v2\src\<target>\railway config.c
static const railway confiq data t temp confiq data = ...
    .default_uvs = (const unsigned[])
                   //RAILWAY_NO_REQUEST
        0,
       675000,
               //RAILWAY_RETENTION
       950000,
                  //RAILWAY_SVS_KRAIT
       950000,
                  //RAILWAY SVS SOC
       950000,
                  //RAILWAY_SVS_HIGH
       950000,
                   //RAILWAY NOMINAL
       1050000,
                   //RAILWAY TURBO
       1050000,
                   //RAILWAY_TURBO_HIGH
       1050000,
                   //RAILWAY SUPER TURBO
       1050000,
                   //RAILWAY SUPER TURBO NO CPR
    },
```

- Consult PMIC and hardware engineers for voltage recommendations
- Entries in default\_uvs are in strict ascending order
- Ensure VDDMX >= VDDCX and VDDMX >= VDDGFX

#### **Decode Railway Voting**

Follow railway.rail\_state[n].voter\_list\_head to walk through voters

- If id < 100, it is EE# (master ID): 0(APPS)/1(MODEM), etc.</li>
- If id >= 100, see definition of railway\_voter\_id

### Railway Target Specific Changes

- In MSM8996 onward, railway voltage limits, e.g., VDDMX >= VDDCX, are removed; each railway scales independently
- In MSM8909 merged Railway mode, VDDCX and VDDAPC are merged and controlled by RPM
- In MSM8996, VDDGFX is controlled by APPS
- MSM8996 supports vdd\_ssc\_mx and vdd\_ssc\_cx



# **RPM Inter-Subsystem Messaging**



#### **Transport – Register Emulation vs SMD Lite**

- Limitation of register emulation
  - Model creates unnecessary inter-target work
  - Performance is undesirable
  - Resource usage is nonoptimal
- Shared Memory Driver (SMD) Lite is a message-oriented FIFO transport
  - Standard, well-understood Qualcomm Technologies, Inc. (QTI) technology
  - Allows symmetric full-duplex communication

#### **SMDL**

- SMD Lite (SMDL) is a lightweight implementation of SMD.
  - Task-less, giving clients the control to read, write, and process data in their own context (priority)
  - Provides simple and intuitive APIs
    - smdl\_read, smdl\_write, etc.
    - Client pushes a nonblocking read or write, returns right away vs SMD pull buffer from clients
  - Lets clients manage their own buffers directly
  - Fully interoperable with SMD APIs
    - An SMD connection can have SMD on one end and SMDL on the other
- SMD is only a transport, a protocol must still be layered on top

## **SMD APIs and Layers**



#### **Message Structure – KVP**

- SMD Lite provides messages and formats them as KVP
- KVP is 2+n words of data
  - One word for key Generally used as a 4-byte string (uv\0\0, clk\0, etc.)
  - One word for length Describes how many bytes follow
  - Blob of data
- Structuring is repeated recursively to build full messages

#### **Message Structure – KVP (cont.)**

Example of a request to change LDO3 voltage and current

#### **G-Link – Replacement of SMD**

- New point-to-point link-layer transport
- Multiplexes logical channels over one or more physical transports
- Works with shared memory (replacing SMD over SMEM), copy-based (UART, etc.), and DMA-based physical transports without affecting client API
- Transport handler plug-in can be developed independently of existing transports
- Initial roll out is on MSM8996 (v2) and all SMD clients will be migrated to G-Link



## **G-Link – RPM System Overview**

- G-LINK implementation for RPM uses message RAM
- RPM transport only supports intent-less mode, where:
  - Client reads directly from FIFO (no copy into client buffer) to reduce memory usage
  - No in-band control messages for performance
- RPM does not support channel migration, due to memory restrictions

Confidential and Proprietary – Qualcomm Technologies, Inc.



#### **Debugging G-Link**

G-LINK transports and channels are obtained by loading corresponding ELF file and running glinklist.cmm T32 script under //source/qcom/qct/core/mproc/glink/main/latest/tools/cmm/glinklist.cmm





# **System Sleep**



#### **System Sleep Overview**



#### System Sleep Overview (cont.)

- XO shutdown First form of system sleep gates off (shuts down) reference clocks in the system
- VDD minimization Second form of system sleep puts system power rails in a retention state; this form can be used concurrently with the first form
- Since MSM8994, a Unified Sleep Model is implemented; XO shutdown is replaced with its functional equivalent, VDD-LOW
  - VDD-MIN CX and MX taken down to retention level
  - VDD-LOW CX and MX taken down to lowest possible active level, based on votes
  - Mock VDD-MIN CX and MX remain at existing level

#### XO Shutdown/System Vdd\_Min Flow



#### XO Shutdown/System Vdd\_Min Flow (cont.)



## **XO Restore/System VDD Restore Flow**



#### **Subsystem Core Power Restore Flow**

Triggered from end of XO Restore/System Vdd\_Min flow



#### **Subsystem Core Power Restore Flow (cont.)**







#### **Overview**

- RBCPR technology provides a feedback loop to optimize the voltage setting
- Two main use cases of RBCPR
  - Setup When the voltage corner is changed and RBCPR configuration must be changed
  - Adjustment When RBCPR hardware senses a voltage change is necessary and RBCRP software adjusts voltage
- RBCPR is expected to apply to the following domains and be controlled by the indicated execution environment
  - VDD Dig Controlled by RPM
  - VDD GPU Controlled by RPM
  - VDD EBI Controlled by RPM

#### **Block Diagram**

- The RBCPR core from Rapid Bridge consists of one master and a number of sensors (shown in green).
- There is an additional QTI wrapper logic called rbif (shown in blue).



# **Two-Point STEP\_QUOT Calculation**

- STEP\_QUOT is the number of QUOT units per PMIC step
- STEP\_QUOT = (quot2 quot1)/8
- 8 = (1.05 V 0.95 V)/0.0125 V



#### Adjustment

- Enable CPR interrupts

   (up\_flag\_en/down\_flag\_en/rbcpr\_done\_en)
- Receive CPR interrupt, look at RBCPR\_STATUS, and make PMIC adjustment
  - If step\_up is 1, increase PMIC VDD by one step
  - If step\_down is 1, decrease PMIC VDD by one step
- Tell CPR to take another RBCPR measurement (write to RBCPR\_CONT\_ACK\_CMD or RBCPR\_CONT\_NACK\_CMD)



#### **RPM Mode (Corner)**

- RPM transitions from one mode to another.
  - Nominal
  - Turbo
  - SVS
  - SVS2 (Introduced starting from 8994, slowest mode)
- CPR is notified of the mode transition and changes its configuration (gcnt/target pairs)





# **Debug**



#### **RPM External Log**

- The RPM publishes a small log into a very limited area of DataRAM.
- The physical format of the log is the ULog format used for various other logs.
  - Circular buffer, currently sized at 16 KB
  - Raw log, using a set of IDs and a variable number of parameters per message



#### **Saving RPM Dumps**

- Customers can save the RPM dumps in the following manner and send for further analysis:
  - 1. Create the issue scenario where RPM dumps are needed.
  - 2. Open ARM7 Trace32 (T32) and attach (sys.m.a).
  - 3. Break T32 and do the following to save the RPM memory dump:
    - d.save.binary CODERAM.bin RPM\_CODE\_START\_ADDR++(RPM\_CODE\_SIZE 1)
    - d.save.binary MSGRAM.bin RPM\_MSG\_RAM\_ADDR++(RPM\_MSG\_SIZE 1)
    - d.save.binary DATARAM.bin RPM\_DATA\_START\_ADDR++(RPM\_DATA\_SIZE 1) or
    - do rpm\_proc/core/bsp/rpm/scripts/rpm\_dump.cmm \\location\to\put\logs

#### **Loading RPM Dumps onto T32 and Extracting Logs**

- To load RPM dumps received from the customer onto a T32 simulator:
  - 1. Open a T32 simulator and do sys.up.
  - 2. Jump to the dumps directory and load the same as shown below:
    - d.load.binary CODERAM.bin RPM\_CODE\_START\_ADDR
    - d.load.binary MSGRAM.bin RPM\_MSG\_RAM\_ADDR
    - d.load.binary DATARAM.bin RPM\_DATA\_START\_ADDR or
    - d.load.elf \build\rpm\8974\build\RPM.elf /nocode
  - Restore core registers after an err\_fatal.
    - do rpm\_proc/core/bsp/rpm/scripts/rpm\_restore\_core.cmm
  - 4. Recover the call stack from the exception handler or interrupt context.
    - do rpm\_proc/core/bsp/rpm/scripts/rpm\_m3\_unstack.cmm

#### Extract RPM Logs with rpm\_log\_bfam.py

- Extracting logs
  - 1. Extract an RPM external log.
    - do rpm\_proc\core\power\ulog\scripts\ULogDump.cmm <path to your directory>
  - 2. Extract an NPA log.
    - do rpm\_proc\core\power\npa\scripts\NPADump.cmm <path to your directory>
  - 3. Execute the Python script for postprocessing.
    - python rpm\_proc\core\power\rpm\debug\scripts\rpm\_log\_bfam.py -f "RPM External Log.ulog" -n "NPA Log.ulog" > rpm\_parsed.txt

Additional switches are -r, which print raw (hex sclk value) timestamps.

#### Hansei RAM Dump Parser

- Tool for parsing debug information out of the RAM dump; generates RPM logs, NPA logs, master status, resource states, etc.
- Installation
  - Install Python 2.7.x (not 2.6.x).
     Check version python –V.
  - Install the pyelftools library that supports the ARM compiler; the mainline version does not work. Instead, use <a href="https://bitbucket.org/pplesnar/pyelftools-pp">https://bitbucket.org/pplesnar/pyelftools-pp</a>.
     Install command – python setup.py install
- Hansei script release
  - Released since RPM 100
  - Location rpm\_proc\core\bsp\rpm\scripts\hansei\

#### Hansei RAM Dump Parser (cont.)

- Usage hansei.py [-h] --elf rpm.elf [--output path] dumpfile [dumpfile ...]
- Example
   python hansei.py –elf rpm.elf -o . rpm\_code\_ram.bin rpm\_data\_ram.bin
   rpm\_msg\_ram.bin
- Output
  - rpm-summary.txt Contains general information about the health of the RPM, including the core dump state and fault information
  - rpm-log.txt Postprocessed RPM external log
  - npa-dump.txt Standard NPA dump format, albeit without (inaccurate) timestamps
  - ee-status.txt Contains information about which subsystems and their cores are active or sleeping
  - reqs\_by\_master/\* Folder containing a file for each execution environment, detailing current requests EE has in place with the RPM
  - reqs\_by\_resource/\* Folder structure containing a folder for each resource type registered with the RPM server, and under that folder, a file containing all of the requests to each resource of that type

#### **RPM External Log – Analysis**

Message request contents – Timestamp, operation, data

```
0x000000009156ac1: rpm message received (master: "APSS") (message id: 151)
0x000000009156bb5: rpm_svs (mode: RPM_SVS_FAST) (reason: imminent processing)
0x0000000009156ce8: rpm process request (master: "APSS") (resource type: clk1) (id: 1)
                    (full name: snoc)
0x0000000009156d23: rpm xlate request (resource type: clk1) (resource id: 1) (full name: snoc)
0x000000009156d70: rpm_apply_request (resource type: clk1) (resource id: 1) (full name: snoc)
0x000000009156df4: Clock: gcc sys noc axi clk
                                                                       50MHz
                                                          Frequency =
0x000000009156e73: rpm_send_message_response (master: "APSS")
```

#### RPM External Log – Analysis (cont.)

Message request contents – Entering Low Power mode

```
0x00000037775e5068: rpm_shutdown_req (master: "MSS SW") (core: 0)
0x00000037775e50b7: rpm_shutdown_ack (master: "MSS SW") (core: 0)
0x00000037775e5b4a: rpm transition queued (master: "MSS SW") (scheduled: "no")
0x00000037775e5c4b: rpm svs (mode: RPM SVS FAST) (reason: speedup) (old duration: 0x0001f63e)
                    (new duration: 0x000178ae) (switch time: 0x000030e8)
0x00000037775e8462: rpm_master_set_transition (master: "MSS SW") (leaving: "Active Set")
                    (entering: "Sleep Set") (cache hit?: no)
0x00000037775f49f9: rpm_master_set_transition_complete (master: "MSS SW")
                    (deadline: 0x0000000000000000)
                                                                          --- Last EE power-collapse
0x00000037775f52be: rpm_transition_queued (master: "MSS SW") (scheduled: "yes")
                    (deadline: 0x0000003778158556)
0x00000037775f7313: deep sleep enter: (mode: "VDD Minimization") (count: 15918)
0x00000037775f84ad: deep_sleep_enter_complete: (mode: "VDD Minimization") --- Enter VDD-MIN
0x000000377814afce: mpm_wakeup_ints (ints: 0x00000001 0x00000000)
0x000000377814b858: deep sleep exit: (mode: "VDD Minimization")
0x000000377814c4d7: deep sleep exit complete: (mode: "VDD Minimization") --- Exit VDD-MIN
0x000000377814c5eb: rpm master set transition (master: "MSS SW") (leaving: "Sleep Set")
                    (entering: "Active Set") (cache hit?: yes)
                                                                           --- Wakeup EE (Modem)
0x0000003778158d45: rpm_master_set_transition_complete (master: "MSS SW") (deadline: 0x0000003778158556)
0x0000003778158dab: rpm_bringup_req (master: "MSS SW") (core: 0)
0x0000003778158dec: rpm bringup ack (master: "MSS SW") (core: 0)
```

#### **RPM NPA Log**

- The RPM also contains an NPA log similar to those found on other processors.
- The RPM NPA log is considerably smaller than on other processors, so using NPADump.cmm to retrieve full NPA system state is suggested.
- Starting with RPM.00.00.71, this information is incorporated into the RPMLog, but NPADump must be run to get names.
  - ULOGDump.cmm Gets logs
  - NPADump.cmm Gets resource and client names
  - rpm\_log.py Parses the log to a readable format

#### **NPA Log Deciphering**

- Each of the following entry contains:
  - CLIENT Master or RPM-based resource making the request
  - HANDLE Unique identifier used to determine when request starts and completes
  - RESOURCE Resource to which the client would like the request to be applied
  - REQUEST Resource state being requested
- Example LPASS votes against XO-SHUTDOWN

#### Example

#### **VDD Minimum Issue Debug Steps**

- System is not entering VDD minimization
  - With T32
    - Correlate RPM Log entry for xo\_shutdown\_enter with NPA log dump and examine the /node/sleep/uber requests that occurred directly before xo\_shutdown\_enter
  - Without T32
    - Dump RPM log from the apps
    - RPM log contains NPA log entries

#### **Extending RPM External Log**

- Interface to RPM external log provided in <a href="core\power\rpm\inc\rpm\_log.h">core\power\rpm\inc\rpm\_log.h</a>
- To add a log message:
  - 1. #define a new log ID to use in rpm\_log.h
  - 2. Where the message should be logged, #include rpm\_log.h and call the following macro:
    - RPM\_LOG\_EVENT(YOUR\_LOG\_ID, your\_data1, your\_data2);
    - Number of data elements can be variable, but each argument has a cost, so <4
      arguments is recommended</li>
    - Best practice is to have arguments in each position always mean the same thing for a given ID, i.e., first argument is always the master ID, second argument is always the resource, etc.
  - 3. rpm\_log.py can then be extended to parse the new ID as required
    - core\power\rpm\dal\scripts\rpm\_log.py

#### **Key Debugging Structures and Variables**

**Question:** Where is gpRPMFWMaster?

**Answer:** There is no gpRPMFWMaster; most information is

reorganized in the RPM structure.

#### **Debugging System Sleep**

- SPM state for each master
  - rpm.ees[master\_id].subsystem\_status
- Sleep counts
  - sleep\_stats[0] / sleep\_stats[1]
- How to disable deep sleep
  - Set sleep\_allow\_low\_power\_modes = FALSE

Confidential and Proprietary – Qualcomm Technologies, Inc.

#### **Debugging Railways**

- Railway configuration
  - Railway\_config.c
- Check rail votes
  - Railway.rail\_state[x]; x= rail# (mx=0/cx=1/gfx=2)
  - Follow voter\_list\_head and voter\_link to see all voters

```
Voter ID
 master number (0: APPS, 1: MODEM, 2: QDSP, 3: RIVA)
 typedef enum
   RAILWAY SVS VOTER ID = 100.
   RAILWAY RPM CX VOTER ID.
   RAILWAY RPM MX VOTER ID,
   RAILWAY DDR TRAINING VOTER ID,
   RAILWAY_RPM_BRINGUP_VOTER,
   RAILWAY RPM INIT VOTER.
   RAILWAY CLOCK DRIVER VOTER ID,
   RAILWAY_CPR_SETTLING_VOTER,
 } railway voter id;
```

#### Debug RBCPR

- How to disable RBCPR
  - To disable CPR on an RPM build, edit the following file: rpm\_proc\core\power\rbcpr\src\target\<target>\rbcpr\_bsp.c and set all instances of .use\_this\_cpr\_block in this file to False.
  - For MSM8994 and later targets, never disable CPR, use open-loop instead. In an SBL build, boot\_images\core\power\rbcpr\src\target\<target>\rbcpr\_bsp.c, set all instances of .rbcpr\_enablement to RBCPR\_ENABLED\_OPEN\_LOOP.
- RBCPR status (rbcpr stats)
  - CPR stats collects information on voltage scaling recommendations from CPR hardware.
    - Fuse voltage (CPR starting point)
    - For each mode (SVS/Normial/Turbo):
      - # of interrupts in the mode
      - Latest recommendations with timestamps
      - Programmed voltage to railway
      - Exception events Recommended voltage hitting Min or Max

Confidential and Proprietary – Qualcomm Technologies, Inc.

## **Disable PMIC Watchdog**

- PMIC WDOG recovers the device from lockup
  - PMIC WDOG barks in 17 sec
  - PMIC WDOG bites in 18 sec
  - RPM pets PMIC WDOG every 15 sec or less
- Disable PMIC WDOG
  - Set pmic\_wdog\_enable to 0 and rebuild RPM



### References



#### References

| Document                                                      |             |
|---------------------------------------------------------------|-------------|
| Qualcomm Technologies, Inc.                                   |             |
| Presentation: Resource Power Manager (RPM) Overview and Debug | 80-VP169-1  |
| Resource Power Manager User Guide                             | 80-N6955-1  |
| Resource Power Manager (RPM.BF) User Guide                    | 80-NA157-15 |



### **Questions?**

https://createpoint.qti.qualcomm.com

